## UCLA UCLA Previously Published Works

## Title

Impact of the channel length on molybdenum disulfide field effect transistors with hafnia-based high-k dielectric gate

## Permalink

https://escholarship.org/uc/item/59d074rk

Journal AIP Advances, 11(6)

## ISSN

2158-3226

## Authors

Sun, Yanxiao Niu, Gang Ren, Wei <u>et al.</u>

## **Publication Date**

2021-06-01

## DOI

10.1063/5.0055574

Peer reviewed

# Impact of the channel length on molybdenum disulfide field effect transistors with hafnia-based high-*k* dielectric gate

Cite as: AIP Advances **11**, 065229 (2021); https://doi.org/10.1063/5.0055574 Submitted: 30 April 2021 . Accepted: 06 June 2021 . Published Online: 21 June 2021

🔟 Yanxiao Sun, 🔟 Gang Niu, ២ Wei Ren, Jinyan Zhao, ២ Yankun Wang, Heping Wu, Luyue Jiang, ២ Liyan Dai,

COLLECTIONS

F This paper was selected as Featured





**Call For Papers!** 



AIP Advances

**SPECIAL TOPIC:** Advances in Low Dimensional and 2D Materials

AIP Advances **11**, 065229 (2021); https://doi.org/10.1063/5.0055574 © 2021 Author(s).

r٦٦

Export Citation

# Impact of the channel length on molybdenum disulfide field effect transistors with hafnia-based high-k dielectric gate **1**

Cite as: AIP Advances 11, 065229 (2021); doi: 10.1063/5.0055574 Submitted: 30 April 2021 • Accepted: 6 June 2021 • Published Online: 21 June 2021



#### **AFFILIATIONS**

- <sup>1</sup> Electronic Materials Research Laboratory, Key Laboratory of the Ministry of Education and International Center for Dielectric Research, School of Electronic Science and Engineering, Xi'an Jiaotong University, No. 28, Xianning West Road, Xi'an 710049, Shaanxi, People's Republic of China
- <sup>2</sup>Department of Materials Science and Engineering, University of California, Los Angeles, Los Angeles, California 90024, USA
- <sup>3</sup> Université de Lyon, Institut des Nanotechnologies de Lyon (UMR5270/CNRS), Ecole Centrale de Lyon,
- 36 Avenue Guy de Collongue, F-69134 Ecully Cedex, France

<sup>a)</sup>Authors to whom correspondence should be addressed: gangniu@xjtu.edu.cn; wren@mail.xjtu.edu.cn; and bertrand.vilquin@ec-lyon.fr

#### ABSTRACT

Field effect transistors (FETs) using two-dimensional molybdenum disulfide (MoS<sub>2</sub>) as the channel material has been considered one of the most potential candidates for future complementary metal-oxide-semiconductor technology with low power consumption. However, the understanding of the correlation between the device performance and material properties, particularly for devices with scaling-down channel lengths, is still insufficient. We report in this paper back-gate FETs with chemical-vapor-deposition grown and transferred MoS<sub>2</sub> and Zr doped HfO<sub>2</sub> ((Hf,Zr)O<sub>2</sub>, HZO) high-*k* dielectric gates with channel lengths ranging from 10 to 30  $\mu$ m with a step of 5  $\mu$ m. It has been demonstrated that channels with the length to width ratio of 0.2 lead to the most superior performance of the FETs. The MoS<sub>2</sub>/HZO hybrid FETs show a stable threshold voltage of ~1.5 V, current on/off ratio of >10<sup>4</sup>, and field effect mobility in excess of 0.38 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>. The impact of the channel lengths on FET performance is analyzed and discussed in depth. A hysteresis loop has been observed in the I<sub>ds</sub> – V<sub>gs</sub> characteristics of the hybrid FETs, which has been further studied and attributed to the charge effect at the interfaces. The HZO films show a relatively weak ferroelectric orthorhombic phase and thus serve mainly as the high-*k* dielectric gate. Charge trapping in the HZO layer that might induce hysteresis has been discussed. Our results show that MoS<sub>2</sub>/HZO hybrid FETs possess great potential in future low power and high-speed integrated circuits, and future work will focus on further improvement of the transistor performances using ferroelectric HZO films and the study of devices with even shorter MoS<sub>2</sub> channels.

© 2021 Author(s). All article content, except where otherwise noted, is licensed under a Creative Commons Attribution (CC BY) license (http://creativecommons.org/licenses/by/4.0/). https://doi.org/10.1063/5.0055574

#### I. INTRODUCTION

The continuous scaling-down of the integrated circuits (ICs) and transistors leads to increasing power consumption. The reduction of the power consumption needs to increase the on/off ratio of the transistor and give better turn-off characteristics. It is thus necessary to define novel materials with high carrier mobility and new device structures.

According to the International Technology Roadmap for Semiconductors (ITRS), Molybdenum disulphide (MoS<sub>2</sub>), together with graphene and boron nitride, is a potential new material for integration into nanometer scale structures due to its ultra-thin structure and outstanding electrical properties.<sup>1,2</sup> In fact, transition metal dichalcogenides (TMDs), such as MoS<sub>2</sub>,<sup>3</sup> MoSe<sub>2</sub>,<sup>4</sup> and WSe<sub>2</sub>,<sup>5</sup> have already been examined as channel materials in field effect transistors. Among them, MoS<sub>2</sub> and WSe<sub>2</sub> have relatively higher carrier mobility (up to ~200 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>),<sup>5</sup> while MoS<sub>2</sub> is currently the most studied one due to its outstanding electrical and optoelectronic properties.<sup>5</sup> MoS<sub>2</sub> could be fabricated by chemical vapor deposition (CVD), which is capable of forming large scale monolayers to multilayers with uniform morphology and remarkable optical, electrical, and optoelectronic properties. MoS<sub>2</sub> has the bandgap ranging from 1.2 to 1.9 eV when its thickness decreases from bulk to monolayer, which demonstrates the MoS<sub>2</sub> potential in device modulation and its capability of being "switched off" in electronic devices.<sup>3,6–8</sup> Moreover, CVD fabricated MoS<sub>2</sub> has the mobility of 0.01–13 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> on SiO<sub>2</sub>, which is lower than that of the exfoliated MoS<sub>2</sub> nanosheets transferred on SiO<sub>2</sub>. Therefore, CVD MoS<sub>2</sub> with higher mobility is more favorable in electronic devices.<sup>9–11</sup>

The 2D material-based FET devices also require low leakage current, therefore, high-*k* dielectrics have been employed as the gate dielectric in FETs. Hafnia-based materials are applied as standard dielectrics in the current complementary metal-oxidesemiconductor (CMOS) technology due to its high-*k* characteristic, which is of great potential to realize the low leakage current of the FETs.<sup>12–14</sup> Previous work has reported on FETs based on MoS<sub>2</sub> and HfO<sub>2</sub> dielectric gates with high mobility and on/off ratios, however, the impact of channel lengths in the FETs was not discussed in detail, which was essential in the device fabrication and application of large scale electronic arrays.<sup>15</sup> Recently, intensive studies reported ferroelectricity in Zr doped HfO<sub>2</sub> ((Hf,Zr)O<sub>2</sub>, HZO), which could be induced with external stimuli. Meanwhile, HZO is also a high-*k* dielectric material, which has potential in FETs.

Here, we present back-gate field effect transistors based on MoS<sub>2</sub> in combination with HZO thin films as gate dielectrics. The electrical properties of the FETs with channel lengths ranging from 10 to 30  $\mu$ m with a step of 5  $\mu$ m were studied. The impact of the channel lengths on the performance of the MoS<sub>2</sub>/HZO FETs has been shown. The back-gate MoS<sub>2</sub>/HZO FETs exhibit a high on/off ratio of >10<sup>4</sup> with the carrier mobility of 0.38 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, which is premier to conventional Si-based devices. Moreover, the hysteresis in the MoS<sub>2</sub>/HZO back-gate FETs was discussed, which was attributed to the charge effect in the FETs. The MoS<sub>2</sub>/HZO hybrid system has been proved as a promising candidate for future low power consumption devices due to their CMOS compatible property and ultra-thin structure.

#### **II. MATERIALS AND METHODS**

#### A. Materials synthesis

The HZO nanolayer was fabricated by magnetron sputtering. Deposition details of the HZO film have been reported in the previous work.<sup>16</sup> A phosphor doped  $(10^{18}/\text{cm}^3)$  *n*-type Si (100) substrate was prepared by ultrasonic cleaning in acetone and ethanol for 5 min. The native SiO<sub>2</sub> layer on the Si substrate was removed by immersing it in a buffered oxide etching (BOE) solution, followed by cleaning in deionized (DI) water for 4 min. A 100 nm-thick TiN layer was deposited onto the substrate by a radio frequency (RF) reactive magnetron sputtering system with a high purity TiN target in the Ar and N<sub>2</sub> atmosphere. A 10 nm-thick HZO layer was then deposited.

A single layer MoS<sub>2</sub> (6Carbon, China) was fabricated on SiO<sub>2</sub> (200 nm)/n-Si (500  $\mu$ m) by CVD and then was transferred onto HZO/TiN/Si (001). The polymethyl methacrylate (PMMA)-assisted

transferring method was used to transfer the CVD  $MoS_2$  from the silicon substrate to the HZO sample. Details of the transfer process are as follows: PMMA was first coated on the  $MoS_2$  and heated at a temperature of 100 °C. The sample was then placed into a 2 mol/l KOH solution for 2 h to separate the PMMA/MoS<sub>2</sub> nano-flake from the silicon substrate. The separated PMMA film was then cleaned in DI water to remove the residual KOH. Next, the target substrate was applied to take the PMMA film out and  $MoS_2$  could attach to the target substrate. The transferred  $MoS_2/HZO$  sample was heated on a hot stage for 30 min at 80 °C after air drying to make sure the  $MoS_2$  is tightly attached to HZO. The sample was then soaked in acetone to etch the PMMA layer.

#### **B.** Device fabrication

A highly n-type doped Si (10<sup>18</sup> cm<sup>-3</sup>) was used as the substrate. An ~70 nm-thick TiN film serves as the bottom electrode, and HZO thin films with a thickness of 10 nm were applied as gate dielectrics. CVD fabricated MoS2 was utilized as the channel material. Cr (10 nm)/Au (50 nm) top electrodes were prepared using a lift-off process to realize the drain and source contacts. Optical microscopy (OM) images demonstrated that the morphology of the MoS<sub>2</sub> was uniform and smooth after transferring to the HZO. Details of the lithography process were as follows: the MoS<sub>2</sub>/HZO sample was annealed at 150 °C for 30 min in advance to further enhance the adhesion between MoS<sub>2</sub> and HZO. Photoresist (AR-P 3510T, Allresist, Germany) was spin coated on the MoS<sub>2</sub> and placed inside a convection oven for 15 min. Lithography was carried out with the exposure time of 30 s. Developer solution (AR 300-26, Allresist, Germany) was diluted with DI water with the ratio of 1:2. Then, the samples were put into the developer solution for 1 min and rinsed with DI water to remove residual developer solution. After 5 min of drying in the convection oven, the drain and source contacts were fabricated by magnetron sputtering.

#### C. Characterization

The lattice structure of the HZO layer was measured with a grazing incidence X-ray diffractometer (GIXRD) (SmartLab, Rigaku, Japan). The MoS<sub>2</sub> after transferring to HZO was characterized by Raman spectroscopy (DXR 3xi, Thermo Fisher, USA) using a 532 nm laser with laser power of 2 mW. The MoS<sub>2</sub>/HZO FETs were fabricated by lithography and sputtering processes, and OM was performed to measure the channel size of the devices. The surface morphology and the cross section of the MoS<sub>2</sub>/HZO heterostructure were examined by a scanning electron microscope (SEM) (Quanta FEG 250, FEI, USA). A Keithley 4200A-SCS semiconductor parameter analyzer was used to measure the electrical properties of the devices, and the measurements were carried out under an atmospheric condition and room temperature without illumination.

#### **III. RESULTS AND DISCUSSION**

Raman spectroscopy was performed to study the quality of the MoS<sub>2</sub> after transfer, and the result is shown in Fig. 1(a). The characteristic  $E_{2g}^{1}$  and  $A_{1g}$  peaks of the MoS<sub>2</sub> were observed at 383.7 and 403.2 cm<sup>-1</sup>, respectively, corresponding to the in-plane vibration





of two S atoms with respect to the Mo atoms and the out-of-plane vibration of S atoms in the opposite direction, respectively, as shown in the insets of Fig. 1(a).<sup>17</sup> The A<sub>2u</sub> vibration mode at ~460 cm<sup>-1</sup> is an IR-active mode, which involves the vibration of both Mo and S atoms. The 2LA(M) mode at ~450 cm<sup>-1</sup> refers to a second order process involving the LA(M) phonon.<sup>18–20</sup> The difference between E<sub>2g</sub><sup>1</sup> and A<sub>1g</sub> is 19.5 cm<sup>-1</sup>, which is in good agreement with the reported mode difference of the MoS<sub>2</sub>.<sup>21,22</sup> The SEM image of the MoS<sub>2</sub>/HZO surface, as shown in Fig. 1(b), demonstrated that the MoS<sub>2</sub> surface was uniform and a few defects were observed in a large scale. Moreover, the interface of MoS<sub>2</sub>/HZO, as shown in Fig. 1(c), was quite sharp with no contaminant or polymer residue. Figures 2(a) and 2(b) shows the zoomed-in image of one of the devices with a channel length of 10  $\mu$ m [marked by a red square in Fig. 2(a)].

The schematic diagram of the MoS<sub>2</sub>/HZO FETs is illustrated in Fig. 3(a). The electrical properties of the devices with various channel lengths were investigated. The transfer and output characteristics were measured with channel lengths of 10–30  $\mu$ m with a step of 5  $\mu$ m. The variation of the source–drain current density as a function of the source–drain bias (I<sub>ds</sub> – V<sub>ds</sub>) of the MoS<sub>2</sub>/HZO hybrid MOSFET with different gate bias (V<sub>gs</sub>) was applied, and the results are shown in Fig. 3(b). The I<sub>ds</sub> property of the transistor was measured with the V<sub>ds</sub> that swept from 0 to 4 V, and V<sub>gs</sub> was applied with

a step of 0.1 V ranging from -0.5 to 0.5 V. The highest measured  $I_{ds}$  was  $\sim 0.1~\mu A~cm^{-1}$  with  $V_{gs}$  of 0.5 V (green circles). It was observed that  $I_{ds}$  increased with augmentation of the  $V_{gs}$ , which demonstrated the rising conductivity of the channel. Moreover, with the decrease in  $V_{gs}$  to 0 V (red triangles) and negative values, the variation of the current  $I_{ds}$  flowing through the FETs became smaller, i.e., the control of the FET by  $V_{gs}$  became weaker for  $V_{gs} < 0$  V.

At low V<sub>ds</sub> (< 3 V), a clear sub-linear behavior was observed in the I<sub>ds</sub> – V<sub>ds</sub> curve, which demonstrated that the Schottky barrier exists at the drain contact between the electrode and MoS<sub>2</sub>.<sup>23,24</sup> The inset of Fig. 3(b) shows the band diagram of the Schottky contact and electron mobility at the Schottky barrier. The existence of such a Schottky barrier on the one hand suppresses the output current and on the other hand reduces the off current of the transistor. The current density of the "off" state of our MoS<sub>2</sub>/HZO FETs reaches ~10<sup>-11</sup> A [see Fig. 4(a)].

Source–drain transfer characteristics  $[Log(I_{ds}) - V_{gs}]$  were also measured for the MoS<sub>2</sub>/HZO FETs. Figure 4(a) shows the result of the MoS<sub>2</sub>/HZO FET with a channel length of 20  $\mu$ m and a channel width of 100  $\mu$ m. V<sub>gs</sub> was applied from 0.5 to 4.2 V with the V<sub>ds</sub> ranging from 0.1 to 0.9 V with a step of 0.2 V. The threshold voltage (V<sub>th</sub>) was defined as the transverse distance of the rising edge. It was found that V<sub>th</sub> = 1.5 V at V<sub>ds</sub> = 0.1 V and V<sub>th</sub> = 1.82 V at V<sub>ds</sub> > 0.1 V. Devices with different channel lengths showed variation of the V<sub>th</sub>



FIG. 2. (a) Optical microscopy image of the overview of the MoS<sub>2</sub>/HZO FETs and (b) the zoomed-in image of one of the devices with a channel length of 10 µm.



FIG. 3. (a) The schematic diagram of MoS<sub>2</sub>/HZO FETs and (b)  $I_{ds} - V_{ds}$  of MoS<sub>2</sub> FETs with a channel length of 20  $\mu$ m and width of 100  $\mu$ m.  $V_{gs}$  ranges from -0.5 to 0.5 V with a step of 0.1 V, and the inset is the band diagram at the Schottky barrier, where  $E_{vac}$  is the vacuum level;  $E_C$ ,  $E_F$ , and  $E_V$  are the energy of the conductive band, Fermi level, and valence band, respectively; and  $E_g$  is the bandgap of MoS<sub>2</sub>.

of only ~0.3 V, which demonstrated the stable  $V_{th}$  of the MoS<sub>2</sub>/HZO FETs. Based on the  $I_{ds}-V_{gs}$  curves, the field effect mobility of the devices could be measured by

$$\mu = \frac{dI_{ds}}{dV_{gs}} \times \frac{L}{WC_i V_{ds}},\tag{1}$$

where *L* and *W* are the channel length and width, respectively, and  $C_i$  is the dielectric capacitance per unit area ( $C_i = \varepsilon_0 \varepsilon_r/d$ , where  $\varepsilon_r = 24.5$  and d = 10 nm).<sup>25</sup> The mobility of the FETs could be extracted from the data presented in Fig. 4(a) and calculated to be 0.38 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>, which is in good agreement with the previously reported carrier mobility of devices based on CVD MoS<sub>2</sub>.<sup>26,27</sup> It was noticed that only the non-saturated region was measured in both the output and transfer characteristics of the FETs due to a relatively low breakdown voltage (at V<sub>gs</sub> = 4.5 V) of the ultra-thin HZO gate dielectrics.

A hysteresis loop in the MoS<sub>2</sub>/HZO FETs was also observed and investigated. This phenomenon could be possibly attributed to the intrinsic trapping in MoS<sub>2</sub>, the adsorption of moisture and O<sub>2</sub> of MoS<sub>2</sub>, the interface effect, and/or the fabrication process of the devices.<sup>28–31</sup> With multiple cycles on the same device, the hysteresis loop remained in the I<sub>ds</sub> – V<sub>gs</sub> curve [Fig. 4(b)]. This suggests that the fixed charge that originated from the defects at the MoS<sub>2</sub>/HZO interface is a probable origin contributing to the hysteresis.<sup>32,33</sup> It is known that in the dielectric layer, the charge trapping/detrapping process and their dynamics depend on the capture and emission time of the carriers. As the charging time is longer than the releasing time with V<sub>gs</sub> sweeping from positive to negative, injected carriers in the defects reached a dynamic equilibrium, which resulted in the observed hysteresis loop.

In order to further understand the contribution of the dielectric layer to the device characteristics, the crystallinity of the HZO thin film was also characterized by GIXRD. The result was shown in Fig. 5. It can be seen that in addition to the TiN Bragg peaks that



FIG. 4. (a)  $I_{ds} - V_{gs}$  transfer characteristics with  $V_{ds}$  ranging from 0.1 to 0.9 V with a step of 0.2 V. The on/off ratio of the devices was measured to be >10<sup>4</sup>. (b)  $I_{ds} - V_{gs}$  of the MoS<sub>2</sub> FET with a channel length 20  $\mu$ m and a width of 100  $\mu$ m, with  $V_{gs}$  ranging from 0.1 to 0.9 V.



FIG. 5. Lattice structure of the HZO nanolayer measured by GIXRD. The characteristic peaks of the o-HZO were observed, but the m-phase is more dominating.

appear at  $2\theta = 36.2^{\circ}$  and  $42.5^{\circ}$ , six Bragg reflections appear, corresponding to the HZO layer. It is known that the diffraction peak at  $2\theta = 30.5^{\circ}$  corresponds to the orthorhombic (o) phase, which is related to the ferroelectricity in HZO. However, it is evident that the monoclinic (m) phase (Bragg peaks at  $2\theta = 24.7^{\circ}$ ,  $28.5^{\circ}$ ,  $31.6^{\circ}$ ,  $35.4^{\circ}$ , and  $41.0^{\circ}$ ) is dominating in the diffraction pattern.

It has been widely reported that the formation of the o-phase in HZO requires the tensile stress from the TiN electrodes, both on the top and at the bottom, in the sandwich structure. One of our previous works has proved the ferroelectricity in the 10 nm-thick HZO film with a TiN (50 nm)/HZO (10 nm)/TiN (50 nm) sandwich structure.<sup>25</sup> It is noted here that the observed hysteresis in the I<sub>ds</sub> – V<sub>gs</sub> curves of MoS<sub>2</sub>/HZO FETs that originated from the fixed charge and ferroelectricity in the HZO nanolayer has the opposite direction, which might induce neutralization of the hysteresis.<sup>34</sup> However, in our case, as observed in Fig. 3(b), the clockwise hysteresis is still dominated by charge trapping in the transistor.

It has to be noted that the HZO layers used in our FETs were fabricated without top-layer stressors, which probably consequently led to weak ferroelectricity in HZO layers and resulted in partial neutralization. Despite this, the HZO film is still promising in FETs, thanks to its high-*k* property and ultra-thin structure.

The channel length impact of the MoS<sub>2</sub>/HZO FETs was then investigated.  $I_{ds} - V_{ds}$  transfer curves were measured for devices with different channel lengths. The results are shown in Fig. 6. Because the channel lengths in the MoS<sub>2</sub>/HZO FETs are >10  $\mu$ m and much larger than the electron mean free path, the carriers in the channel operate in diffusion regimes. The carrier mobility of the devices remains constant in long channel devices, and the current in the FETs is mainly contributed by the channel resistance and electrode resistance. It can be seen in Fig. 6 that I<sub>ds</sub> initially increases with the increase in the channel length and then reaches the highest value when the channel length is 20  $\mu$ m. A significant drop in the current was observed on further increasing the channel length, which could have resulted from the high resistance of the long channel devices. With the decrease in the channel length in the



FIG. 6.  $I_{ds}-V_{qs}$  of the MoS $_2$  FET with the channel lengths varying from 10 to 30  $\mu m$  with a step of 5  $\mu m$  and  $V_{ds}$  = 0.7 V.

MoS<sub>2</sub>, the device with a length to width ratio of 0.2 shows a superior performance.

#### **IV. CONCLUSION**

In conclusion, we have successfully fabricated the MoS<sub>2</sub>-based back-gate FETs with CVD MoS<sub>2</sub> and an HZO high-k dielectric gate. The electrical properties of devices with channel lengths ranging from 10 to 30  $\mu$ m with a step of 5  $\mu$ m have been studied in detail. The channel length to width ratio of 0.2 was proved to lead to the highest performance, i.e., a high on/off ratio of  $>10^4$  and a field effect mobility of 0.38 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup>. A stable V<sub>th</sub> of ~1.5 V was achieved in our MoS<sub>2</sub>/HZO FETs. A hysteresis loop was also observed in the Id - Vds curves of MoS2/HZO FETs, which were carefully discussed and attributed to the intrinsic trap and adsorbates of MoS2 as well as the interfacial fixed charge. Further studies will focus on the optimization of the devices, including the improvement of the quality of the MoS<sub>2</sub>, and the optimization of the dielectrics as well as the minimization of the charge effect in FETs. Short channel devices based on MoS<sub>2</sub> and ferroelectric HZO materials will also be further studied for future high speed, high on/off ratio, and low power consumption devices.

#### ACKNOWLEDGMENTS

We acknowledge funding support from the Key R & D Program of Shaanxi Province of China (Grant Nos. 2020GY-271 and 2018ZDXM-GY-150), the Fundamental Research Funds for the Central Universities (Grant No. xjj2018016), the "111 Project" of China (Grant No. B14040), and the Natural Sciences and Engineering Research Council of Canada (NSERC, DG Grant No. 203773). Z.G.Y. would like to acknowledge support from the Natural Sciences and Engineering Research Council of Canada (NSERC, Discovery Grant No. RGPIN-2017-06915).

#### DATA AVAILABILITY

The data that support the findings of this study are available within the article.

#### REFERENCES

- <sup>1</sup>X. Wang *et al.*, Adv. Mater. **27**, 6575 (2015).
- <sup>2</sup>X. Yu, Y. Shen, T. Liu, T. Wu, and Q. J. Wang, Sci. Rep. 5, 12014 (2015).
- <sup>3</sup>Y. Yoon, K. Ganapathi, and S. Salahuddin, Nano Lett. 11, 3768 (2011).
- <sup>4</sup>S. Larentis, B. Fallahazad, and E. Tutuc, Appl. Phys. Lett. 101, 223104 (2012).
- <sup>5</sup>H.-J. Chuang *et al.*, Nano Lett. **16**, 1896 (2016).
- <sup>6</sup>K. F. Mak, C. Lee, J. Hone, J. Shan, and T. F. Heinz, Phys. Rev. Lett. **105**, 136805 (2010).
- <sup>7</sup>R. Ganatra and Q. Zhang, ACS Nano **8**, 4074 (2014).
- <sup>8</sup>S. B. Desai *et al.*, Nano Lett. **14**, 4592 (2014).

<sup>9</sup>B. Radisavljevic, A. Radenovic, J. Brivio, V. Giacometti, and A. Kis, Nat. Nanotechnol. **6**, 147 (2011).

- <sup>10</sup>J. Jeon *et al.*, Nanoscale 7, 1688 (2015).
- <sup>11</sup> F. Giannazzo et al., Phys. Status Solidi (RRL) **14**, 1900393 (2019).
- <sup>12</sup>T. Ali et al., IEEE Trans. Electron Devices 65, 3769 (2018).
- <sup>13</sup>Y. Goh and S. Jeon, Nanotechnology **29**, 335201 (2018).
- <sup>14</sup>K. Ni et al., IEEE Trans. Electron Devices 65, 2461 (2018).

<sup>15</sup>X. Liu, K. Huang, M. Zhao, F. Li, and H. Liu, Nanotechnology **31**, 055707 (2019).

<sup>16</sup>J. Bouaziz et al., APL Mater. 7, 081109 (2019).

- <sup>17</sup>H. Li *et al.*, Adv. Funct. Mater. **22**, 1385 (2012).
- <sup>18</sup>A. M. Stacy and D. T. Hodul, J. Phys. Chem. Solids **46**, 405 (1985).
- <sup>19</sup>G. L. Frey, R. Tenne, M. J. Matthews, M. S. Dresselhaus, and G. Dresselhaus, Phys. Rev. B 60, 2883 (1999).
- <sup>20</sup>T. J. Wieting and J. L. Verble, Phys. Rev. B 3, 4286 (1971).
- <sup>21</sup>S. Wu et al., ACS Nano 7, 2768 (2013).
- <sup>22</sup>C. Lee *et al.*, Sci. Rep. 5, 10013 (2015).
- <sup>23</sup>X. Zhang et al., Nature 566, 368 (2019).
- <sup>24</sup> A. D. Bartolomeo *et al.*, Adv. Funct. Mater. **28**, 1800657 (2018).
- <sup>25</sup> J. Bouaziz, P. R. Romeo, N. Baboux, and B. Vilquin, J. Vac. Sci. Technol. B 37, 021203 (2019).
- <sup>26</sup>H. Bergeron *et al.*, Appl. Phys. Lett. **110**, 053101 (2017).
- <sup>27</sup>I. S. Kim et al., ACS Nano 8, 10551 (2014).
- <sup>28</sup>K. Cho et al., ACS Nano 7, 7751 (2013).
- <sup>29</sup>D. J. Late, B. Liu, H. S. S. R. Matte, V. P. Dravid, and C. N. R. Rao, ACS Nano 6, 5635 (2012).
- <sup>30</sup>Y. Park, H. W. Baac, J. Heo, and G. Yoo, Appl. Phys. Lett. **108**, 083102 (2016).
- <sup>31</sup> J. Shu *et al.*, Nanoscale **8**, 3049 (2016).
- 32 X. Wang et al., IEEE Trans. Electron Devices 67, 4500 (2020).
- <sup>33</sup>Y. Y. Illarionov *et al.*, 2D Materials 3, 035004 (2016).
  <sup>34</sup>S. Zhang *et al.*, Nanoscale Res. Lett. 15, 157 (2020).