## UC Berkeley UC Berkeley Previously Published Works

## Title

An Active Split-Phase Control Technique for Hybrid Switched-Capacitor Converters Using Capacitor Voltage Discontinuity Detection

## Permalink

https://escholarship.org/uc/item/7q36w97b

### ISBN

9798350316186

## **Authors**

Abramson, Rose A Krishnan, Sahana Blackwell, Margaret E <u>et al.</u>

## **Publication Date**

2023-06-28

## DOI

10.1109/compel52896.2023.10221011

## **Copyright Information**

This work is made available under the terms of a Creative Commons Attribution-NonCommercial-NoDerivatives License, available at <u>https://creativecommons.org/licenses/by-nc-nd/4.0/</u>

Peer reviewed



 $\bigodot$  2023 IEEE

IEEE 24th Workshop on Control and Modeling for Power Electronics Ann Arbor, MI, USA, June 2023

## An Active Split-Phase Control Technique for Hybrid Switched-Capacitor Converters Using Capacitor Voltage Discontinuity Detection

R. A. AbramsonS. KrishnanM. E. BlackwellR. C. N. Pilawa-Podgurski

Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.

# An Active Split-Phase Control Technique for Hybrid Switched-Capacitor Converters Using Capacitor Voltage Discontinuity Detection

Rose A. Abramson, Sahana Krishnan, Margaret E. Blackwell, and Robert C. N. Pilawa-Podgurski Department of Electrical Engineering and Computer Sciences, University of California, Berkeley Email: {rose\_abramson, sahana\_krishnan, blackwell, pilawa}@berkeley.edu

Abstract-Hybrid switched-capacitor (SC) converters have gained popularity due to their efficient switch utilization and use of energy-dense capacitors, which allows them to achieve high efficiency and power density even at large conversion ratios. The Dickson converter is one such popular hybrid SC converter, as it can achieve the theoretical minimum switch stress rating for a given operating condition. However, unlike other hybrid SC topologies that can automatically achieve full soft-charging through the addition of one or more augmenting inductors, certain Dickson variants also require the use of special switching schemes to fully soft-charge all flying capacitors. This technique, denoted as split-phase switching, inserts extra sub-phases into the control scheme so that flying capacitors are disconnected or connected at staggered times. Traditionally, split-phase timing has been calculated analytically, sometimes using imprecise models. This paper instead proposes an active control technique for detecting hard-charging events on the flying capacitors, such that the split-phase timing automatically converges on softcharging operation. The technique is validated on an 8-to-1 resonant single-inductor Dickson hardware prototype. While this method is demonstrated on a resonant fixed-ratio converter in this work, the technique can also be applied to regulating splitphase applications, as well as used to detect hard-charging events in general.

#### I. INTRODUCTION

Hybrid switched-capacitor (SC) converters have become increasingly popular in applications where both high efficiency and high power density are required. Their combined use of energy-dense capacitors for power conversion and augmenting inductors for capacitor soft-charging allows for high performance designs without the inrush current losses of pure SC converters. Therefore, they are gaining popularity in high performance applications such as data center power delivery and automotive drivetrains. For example, high efficiency high step-down converters can be used as first-stage intermediate bus converters, to step the 48 V bus in data centers down to the low voltage used at the point-of-load (PoL) by the CPUs and GPUs. By increasing the conversion ratio of this first-stage, the overall performance of the power delivery network can be increased, as this allows the second stage buck converters to operate more efficiently at a lower input voltage [1]–[3]. Previous work has demonstrated several high performance large step-down hybrid SC converters used in this application [4], [5]. In addition, hybrid SC converters have also been applied to electric drivetrains, both for use with the high

voltage battery bus as well as lower voltage 48 V peripheral buses [6]–[10].

One popular SC topology is the Dickson converter, which can be implemented both as a pure SC converter [11], [12] or a hybrid SC converter [13], [14]. The Dickson converter can achieve very efficient switch utilization [15] and exhibits the theoretical minimum switch stress compared to other SC converters [16]. However, while other hybrid SC topologies can softly charge all flying capacitors through the proper placement of one or more inductors [17], [18] - thereby avoiding the large impulse currents and corresponding losses associated with hard capacitor charge redistribution - softcharging in the Dickson converter is not as straightforward. To obtain full soft-charging, the Dickson converter requires either specific capacitor sizing (applicable to only odd-conversion ratios), such as that presented in [19] for a 7-to-1 converter, or the use of a split-phase control technique, as presented in [13]. Split-phase operation introduces two sub-phases in addition to the main two operating phases, wherein certain capacitors are independently connected or disconnected from the main network at optimal points in their discharge and charge cycle to ensure no discontinuous capacitor voltage transitions.

Previous work has presented different analytical approaches for calculating the required split-phase timings under various assumptions, such as negligible or linear inductor current ripple [13], [20]. While [21] presents a full-ripple secondorder LC analysis, all of these above methods assume constant capacitance and inductance values. In practice, these assumptions may break down if operating under large-ripple conditions or if using Class II multi-layer ceramic capacitors (MLCCs) and soft-saturating magnetics, whose values derate as a function of operating conditions. As a result of these real-world impacts, the necessary timings required for full-soft charging can deviate substantially from the calculated values found using analytical methods. Furthermore, while the higher fidelity calculation methods may be able to produce more accurate results, they can become quite complex to implement in hardware as they require the use of extensive lookup tables collected across the full range of operating conditions.

This paper therefore presents an active split-phase control technique that detects hard-charging events on the flying capacitors and continuously tunes the switch gating signals to achieve soft-charging. This control technique is demonstrated on an 8-to-1 resonant Dickson converter implemented with



Fig. 1: Schematic drawing of a 4-to-1 single-inductor resonant Dickson converter, with operating phases labeled.  $\Phi_1$  and  $\Phi_2$  are the main operating control signals, while  $\Phi_{1a}$  and  $\Phi_{2a}$  are the split-phase control signals.



Fig. 2: Gating signals for the converter in Fig. 1. The capacitor voltage across  $C_1$  is also shown for soft-charging operation (correct timing) and hard-charging operation (too long or too short timing).

Class II MLCCs and a soft-saturating composite inductor, and is shown to converge on soft-charging split-phase timings. A similar active control method has been recently proposed specifically for regulating Dickson converters [22], wherein the capacitor voltages are sensed during the "quiet" regulating phases where the capacitor network is left open-circuited, such that no charge flows. While this allows for simplified circuitry and low-bandwidth sensing, these phases do not exist in resonant fixed-ratio converters, necessitating other detection methods such as the one presented in this work. Moreover, while this hard-charging detection technique is validated here with resonant capacitor voltage waveforms, it is general in approach and can be tuned to detect hard-charging events in a wide variety of circuit topologies and operating modes.

#### II. THEORY OF OPERATION

For the sake of demonstration, the control method is described for a 4-to-1 resonant Dickson topology, but can easily be extended to N-to-1 Dickson converters. Fig. 1 shows a schematic drawing of the 4-to-1 topology, with gating signals as labeled. The converter is operated with two main phases, Phase 1 and Phase 2, with durations of  $t_1$  and  $t_2$  and gating signals  $\phi_1$  and  $\phi_2$ . Both phases operate with 50% duty cycle. To achieve soft-charging, two additional sub-phases, Phase 1a and Phase 2a, can be introduced with durations  $t_{1a}$  and  $t_{2a}$ and gating signals  $\phi_{1a}$  and  $\phi_{2a}$ , as shown in Fig. 2. For the 4-to-1 topology shown in Fig. 1, these sub-phases ensure that  $C_1$  and  $C_3$  are disconnected once their voltages have reached the values that satisfy the KVL loop defined by the next phase equivalent circuit, as described in [13]. If the capacitor voltages deviate from these values at the start of the next phase, hard charge redistribution will occur, resulting in increased losses. For a general N-to-1 Dickson converter with N - 1flying capacitors, only capacitors  $C_{N-1}$  and  $C_1$  will require split-phase switching, making the analysis easily extendable to higher-order conversion ratios.

In an ideal Dickson converter, Phase 1 and Phase 2 (and their corresponding sub-phases) are equivalent, such that the phase time durations satisfy  $t_{1a} = t_{2a} = t_a$  and  $t_{1b} = t_{2b} = t_b$ . This work therefore only senses the voltage of the lowside split-phase capacitor,  $C_1$ , and then modifies both  $t_{1a}$  and  $t_{2a}$  simultaneously. However, both split-phase capacitor ( $C_1$ and  $C_3$ ) voltages could be sensed to allow for independent modulation of the split-phase times, though this is not explored in this work. Finally, the converter is assumed to operate with a fixed frequency, such that only  $t_{1a}$  and  $t_{2a}$  are changed by the feedback loop, while  $t_1$  and  $t_2$  remain constant.

Fig. 2 shows characteristic capacitor voltage waveforms for  $C_1$  for both soft-charging and hard-charging operation. When the split-phase time duration  $t_{1a}$  is correctly tuned, the capacitor voltage will exhibit a smooth continuous waveform throughout the switching period, as demonstrated by  $V_{C_1,ideal}$ . However, if  $t_a$  is off in either direction, the capacitor voltage will experience sharp discontinuities as hard charge redistribution occurs when the converter enters the next operating phase. The polarity of these discontinuities corresponds to whether the previous timing was too short or too long. A steep negative slope – as demonstrated by  $V_{C_1,short}$  – corresponds to split-phase time durations  $t_{1a}$  and  $t_{2a}$  that are too short, while a steep positive slope – as demonstrated by  $V_{C_1,long}$  – corresponds to split-phase time durations that are too long. The proposed control method is designed to detect these discontinuities, and based on the polarity, appropriately increase or decrease the split-phase times.

This technique is similar to the zero-voltage-switching (ZVS) detection methods presented in [23], [24]. The methods are somewhat analogous, as here the control detects a resonant soft-charged capacitor voltage versus a discontinuous hard-charged capacitor voltage, while the ZVS control in the referenced works detects a resonant drain-to-source voltage versus a discontinuous hard-switching drain-to-source voltage. However, these ZVS detection methods are only designed for ground-referenced switches, while the proposed method can handle the floating voltages characteristic of flying capacitors in hybrid SC converters.

#### A. Analog Circuitry

The control architecture is presented in Fig. 3. The analog circuity is powered by a single supply of  $V_{cc} = 5$  V. The first stage consists of a subtractor circuit, which converts the differ-



Fig. 3: Schematic of the active split-phase control circuitry, including the analog slope detect circuitry and the controller logic. The "short" timing path is color-coded to match the experimental waveforms shown in Fig. 8.

ential flying capacitor voltage to a single-ended voltage, given by  $V_{\text{cap}} = \frac{R_2}{R_1} \cdot (V_{\text{Cfly+}} - V_{\text{Cfly-}})$ . This voltage is then fed into an active differentiator circuit, whose output is proportional to the slope of the input, given by  $V_{\text{slope}} = -R_d C_d \frac{dV_{\text{cap}}}{dt} + V_{\text{bias}}$ . The signal is biased around  $V_{\text{bias}} = 2.5$  V so that it is centered between the comparator supply rails, where  $V_{\text{bias}}$  is created using a simple resistor divider powered from the  $V_{\text{cc}}$  rail.

When a hard-charging event occurs at the Phase 2-to-Phase 1 transition (as labeled in Fig. 2), the steep slope present in  $V_{\rm Cfly}$  and  $V_{\rm cap}$  generates a large pulse on  $V_{\rm slope}$ . This signal is then compared to two different threshold voltages,  $V_{\rm th,high}$  and  $V_{\rm th,low}$ , to determine whether the hard-charging event is caused by too short or too long of split-phase timing. These thresholds are also set using simple resistor dividers supplied by the  $V_{\rm cc}$  rail, and are only tuned during initial circuit design. The threshold levels should be set so that the detection circuit triggers the comparators correctly at low current, as the magnitude of the pulse will be at its lowest at light load.

As an example, if the split-phase timing is too short, the upward pulse on  $V_{\rm slope}$  will go above  $V_{\rm th,high}$ , generating a falling edge on  $V_{\rm trig,short}$ . This then triggers an external interrupt in the microcontroller, so that the phase timing can be updated. Fig. 4 illustrates the output of each stage of the control circuitry for the case where the split-phase time duration,  $t_a$ , is too short. Similarly, if the split-phase timing is too long,  $V_{\rm slope}$  will exhibit a downward pulse that will go below  $V_{\rm th,low}$ , generating a falling edge on  $V_{\rm trig,long}$  and triggering the corresponding external interrupt.

Note that while  $V_{\text{slope}}$  is fed into the positive terminal of both comparator channels, the inverted comparator output is used to generate  $V_{\text{trig,short}}$ , while the non-inverted comparator output is used to generate  $V_{\text{trig,long}}$ . This is done to simplify the hysteresis resistor network used to prevent oscillations around the trigger level (not shown in Fig. 3).

In practice, the capacitor voltage discontinuities can be larger at the Phase 2-to-Phase 1 transition compared to the Phase 1-to-Phase 2 transition (as shown in Fig. 2), in part due to parasitic effects. This results in a larger corresponding pulse in  $V_{slope}$ , which is easier to sense. However, the control could be adjusted to monitor both phase transitions to detect hard-charging events at twice the frequency, though a more conservative control approach may be to only adjust duty cycle timings once per switching cycle, such that Phase 1 and

Phase 2 remain symmetrical within one switching period.



Fig. 4: Simplified control circuit waveforms, corresponding to the case where  $t_a$  is too short. The output of each control stage is plotted. A blanking window is implemented in code to isolate only the  $V_{\text{slope}}$  pulses at the Phase 2-to-Phase 1 transition.

#### B. Microcontroller Feedback

Depending on which comparator channel triggers the controller, the duration of  $t_a$  will be increased or decreased. For example, a falling edge on  $V_{\text{trig,short}}$  will trigger the interrupt service routine,  $ISR_{\text{short}}$ , which will increase the split-phase time  $t_a$  by a step-size  $\Delta t_a$ . Similarly,  $ISR_{\text{long}}$  will decrease  $t_a$  by  $\Delta t_a$ , as shown in Fig. 3. This step-size can be tuned to achieve the desired trade-off between the control convergence speed and overshoot behavior.

As mentioned previously, the amplitude of the pulse on  $V_{\rm slope}$  will increase with load current. Therefore, to increase the sensitivity of the hard-charging detection circuitry at light load, the trigger thresholds should be set as close to the level of the soft-charged  $V_{\rm slope}$  waveform as possible. However, as can be seen in Fig. 4, at other times in the switching period  $V_{slope}$  can exceed this threshold level even when not in the presence of a hard-charging event, due to the sinusoidal shape of the capacitor voltage waveform. To account for this, the  $V_{\rm slope}$  signal is only monitored by the controller during a time  $t_{\rm window}$ , centered around the peak of  $V_{\rm cap}$  at the Phase 2-to-Phase 1 transition. A software-enabled blanking window ignores any other comparator triggers, so that the controller will only modify  $t_a$  in this window, regardless of whether  $V_{\rm slope} > V_{\rm th, high}$  at other times during the switching

TABLE I: Power Stage and Control Components

| 8-to-1 Dickson Power Stage Components |                               |                                                        |  |
|---------------------------------------|-------------------------------|--------------------------------------------------------|--|
| Component                             | Part Number                   | Description                                            |  |
| Switches                              | IQE006NE2LM5                  | Si MOSFET, 25 V, $0.65 \text{ m}\Omega$                |  |
| Gate Driver                           | LT4440-5                      | 80 V, high-side                                        |  |
| Inductor                              | IHLP5050EZERR68M01            | 680 nH, 54 A $I_{\rm sat},1.7~{\rm m}\Omega$           |  |
| Fly Capacitors                        |                               | 4 $\mu$ F derated                                      |  |
| $C_1$                                 | C2012X7R1V225K085AC           | $2 \times 2.2 \ \mu F \pm 10\%$ ,                      |  |
|                                       |                               | 35 V X7R 0805                                          |  |
| a                                     | CC 4 5123/7D 13/225//1 (0 4 D | 2 · · 2 2 E   100                                      |  |
| $C_2$                                 | CGASISA/RIV225K100AB          | $2 \times 2.2 \mu \Gamma \pm 10\%$ ,                   |  |
|                                       |                               | 35 V, X/R 1206                                         |  |
| $C_3$                                 | CGA5l3X7R1V225K160AB          | $1 \times 2.2 \ \mu F \pm 10\%$ .                      |  |
| - 0                                   |                               | 35 V. X7R 1206                                         |  |
|                                       | C3216X5R1V475K085AB           | $1 \times 4.7 \ \mu F \pm 10\%$                        |  |
|                                       |                               | 35 V, X5R 1206                                         |  |
|                                       |                               |                                                        |  |
| $C_4$                                 | CGA5l3X7R1V225K160AB          | $3 \times 2.2 \ \mu F \pm 10\%$ ,                      |  |
|                                       |                               | 35 V, X7R 1206                                         |  |
| C                                     | C2216V5D1H106V160AD           | $2 \times 10 $ $xE \pm 10\%$                           |  |
| $\cup_5$                              | C3210A3KIH100K100AB           | $2 \times 10 \ \mu r \pm 10\%$ ,<br>50 V V5P 1206      |  |
|                                       |                               | 50 V, ASK 1200                                         |  |
| $C_6$                                 | C3216X5R1H106K160AB           | $2 \times 10 \ \mu\text{F} \pm 10\%$ ,                 |  |
|                                       |                               | 50 V, X5R 1206                                         |  |
|                                       | CGJ4J3X7R1E105K125AB          | $1 \times 0.68 \ \mu F \pm 10\%$ ,                     |  |
|                                       |                               | 50 V, X5R 1206                                         |  |
| C                                     | C221(V5D1U10(V1(0AD           | 2 · · 10 E + 100                                       |  |
| $C_7$                                 | C3210A3K1H100K100AB           | $5 \times 10 \ \mu \Gamma \pm 10\%$ ,<br>50 V V5P 1206 |  |
|                                       |                               | 30 v, ASK 1200                                         |  |
| Control Board Components              |                               |                                                        |  |
| Component                             | Part Number                   | Description                                            |  |
| Subtractor op-amp                     | AD8091                        | 145 V/µs, 110 MHz                                      |  |
| Differentiator op-amp                 | AD8091                        | 145 V/µs, 110 MHz                                      |  |
| Comparator                            | AD8611                        | Ultrafast 4 ns Single-Supply                           |  |
| Controller                            | F28379D                       | Delfino Experimenter Kit                               |  |
| Control Biasing Components            |                               |                                                        |  |
| Component Value                       |                               |                                                        |  |
| Voltage divider resistor              | , R <sub>1</sub>              | 49.9 kΩ, 0.1%                                          |  |
| Voltage divider resistor              | $R_2$                         | 4.99 kΩ, 0.1%                                          |  |
| Filter resistor, $R_d$                |                               | 4.99 kΩ, 0.1%                                          |  |
| Filter capacitor, $C_d$               |                               | 3 × 220 pF                                             |  |
|                                       |                               | · ·                                                    |  |

period. Fig. 4 illustrates this software blanking window for the case where the split-phase timing is too short. The threshold  $V_{\rm th,high}$  is set near the base of the upward pulse on  $V_{\rm slope}$ , allowing for the circuitry to detect hard-charging events across a wide load range. Extra filtering, such as additional high-pass filters, can be added to push down the noise floor of  $V_{\rm slope}$  to allow for easier detection of hard-charging events. However, this can further attenuate the amplitude of the pulse and also requires more circuit stages, presenting a trade-off for the designer.

The control uses a hysteretic approach to converge onto the split-phase timing that results in soft-charging. Because  $V_{\rm th,high} \neq V_{\rm th,low}$ , when converging on split-phase timing from a hard-charging condition, the converter will enter a hysteresis band defined by these thresholds, preventing oscillatory behavior and allowing the control to more easily maintain a steady state timing.

#### **III. EXPERIMENTAL RESULTS**

The hard-charging detection circuitry was validated on an 8-to-1 resonant Dickson converter, as shown in Fig. 5. The converter was designed with a derated flying capacitance of 4  $\mu$ F and an inductance of 680  $\mu$ H, while the switches were



Fig. 5: Annotated photograph of the 8-to-1 Dickson power stage, with main components labeled. Dimensions: 2.8 in  $(7.0 \text{ cm}) \times 0.7$  in (1.8 cm).



Fig. 6: Annotated photograph of the single-sided control daughterboard. Dimensions: 2.8 in  $(7.0 \text{ cm}) \times 1.1$  in (2.8 cm).

implemented with 25 V Si MOSFETs. The hard-charging detection circuitry was implemented as a daughterboard mounted on top of the 8-to-1 Dickson converter. Fig. 6 shows an annotated photograph of the daughterboard, highlighting the individual stages of the control circuitry. Table I gives a full list of the main components for the 8-to-1 Dickson power stage and the control daughterboard, as labeled in Fig. 5 and Fig. 6. The experimental setup was tested at an input voltage of 48 V and an unregulated output voltage of 6 V, up to an output current of 10 A (60 W), as summarized in Table II. The total power draw of the control circuitry from the  $V_{\rm cc}$  rail was 90 mW across the load range. The threshold levels  $V_{\rm th,high}$ and  $V_{\rm th,low}$  were tuned during initial circuit design, and were implemented using 0.1 V hysteresis to prevent comparator oscillation.

#### A. Control Circuit Tradeoffs

The daughterboard was designed for control validation, and therefore used separate ICs for each stage. However, total board area could be significantly reduced by combining both the subtractor and differentiator stages as well as the comparator stages into single ICs, reducing the total number of discrete ICs from four to two.

TABLE II: Operating Parameters

| Parameter          | Description         | Value    |
|--------------------|---------------------|----------|
| Power Stage        |                     |          |
| $V_{ m in}$        | Input Voltage       | 48 V     |
| $V_{ m out}$       | Output voltage      | 6 V      |
| $I_{\rm load,max}$ | Full load current   | 10 A     |
| $f_{\rm sw}$       | Switching frequency | 67.5 kHz |
| Control Biasing    |                     |          |
| $V_{\rm bias}$     | Bias voltage        | 2.5 V    |
| $V_{\rm th,high}*$ | High threshold      | 2.58 V   |
| $V_{\rm th,low}*$  | Low threshold       | 2.43 V   |
| $P_{\rm ctrl}$     | Control power       | 90 mW    |

\*with 0.1 V hysteresis



Fig. 7: Experimental  $V_{\text{slope}}$  waveforms across several values of  $I_{\text{load}}$ , for (a) "too short"  $t_a$  and (b) "too long"  $t_a$ . At the Phase 2-to-Phase 1 transition, a short  $t_a$  results in an upwards pulse on  $V_{\text{slope}}$ , while a long  $t_a$  results in a downwards pulse. The comparator trigger thresholds  $V_{\text{th,high}}$  and  $V_{\text{th,low}}$  are also plotted.

While the subtractor op-amp should have a high enough slew rate to faithfully replicate the steep discontinuities on the capacitor voltage waveform, the slew rate requirement on the differentiator may not be as stringent depending on the converter operating parameters. Therefore, the designer could choose to use different op-amp ICs for the subtractor and differentiator stages to reduce the total power draw of the control circuitry. These specifications can be set to achieve the desired trade off between power consumption and filter performance.

#### B. Experimental Validation

Experimental  $V_{\rm slope}$  waveforms are plotted in Fig. 7 for a range of load currents,  $I_{\rm load}$ . Fig. 7 (a) shows the case where the split-phase time  $t_a$  is too short, and  $V_{\rm slope}$  sees an upwards pulse at the phase transitions. The magnitude of the pulse increases with load current. Fig. 7 (b) shows the case where the split-phase time  $t_a$  is too long, and  $V_{\rm slope}$  sees a downwards pulse at the phase transitions. As mentioned previously, the pulse at the Phase 1-to-Phase 2 transition can have a lower magnitude compared to the pulse at the Phase 2-to-Phase 1 transition, due to deadtime dynamics. The comparator threshold levels,  $V_{\rm th,high}$  and  $V_{\rm th,low}$ , are also plotted, and are set as close to the base of the pulse as possible to allow the control to trigger at low current. Spurious triggering at other points in the switching period is prevented by the control windowing described in Section II. B.

Fig. 8 shows experimental waveforms for the converter before, during, and after convergence to a soft-charging state when operating at 48 V input, 6 V output, and 5 A load current. The converter is initialized with too short of a  $t_a$  value, resulting in downward step discontinuities on the capacitor voltage,  $V_{cap}$ . Once the control is enabled, the circuitry detects the resulting large upward pulse on  $V_{\text{slope}}$ , causing  $V_{\text{trig,short}}$ to be pulled low and  $ISR_{short}$  to be triggered. The ISR increases the split-phase times  $t_{1a}$  and  $t_{2a}$  by a step size  $\Delta t_a$ until the converter reaches a timing that results in smooth, softcharged capacitor voltage waveforms. The software blanking window ignores any comparator triggering outside of the phase transition window,  $t_{window}$ . After convergence, the controller continues to ignore comparator falling edges outside of twindow, and will remain in this steady-state condition unless perturbed.

Similarly, Fig. 9 shows experimental waveforms before, during, and after convergence when the converter is initialized with too long of a  $t_a$  timing, again at 48 V input, 6 V output, and 5 A load current. This improper timing results in an upward step discontinuity on  $V_{\rm cap}$ , which triggers  $ISR_{\rm long}$  once the control is enabled. The converter is similarly able to converge on the correct split-phase timing, resulting in smooth capacitor voltages.

The converter was also tested with various load steps while operating under closed-loop control, to test the ability of the control loop to re-converge on soft-charging timing when perturbed. Fig. 10 shows a load step from 25% to 75% of full load (i.e. 2.5 A to 7.5 A). As  $I_{\text{load}}$  ramps up, the split-phase timing becomes too long for the new load condition, resulting in  $ISR_{\text{long}}$  triggering for a time  $t_{\text{control}} = 85.5 \ \mu\text{s}$  after the load step. At this point,  $V_{\text{cap}}$  no longer exhibits hard-charging, and the converter takes an additional 126.5  $\mu$ s to reach a new steady state, resulting in a total settling time  $t_{\text{settle}} = 212 \ \mu\text{s}$ (approximately 14 switching cycles).

Fig. 11 shows a similar load step from 75% to 25% of full load (i.e. 7.5 A to 2.5 A). As  $I_{\text{load}}$  ramps down, the split-phase timing is initially too short, triggering  $ISR_{short}$ . The control slightly overshoots, resulting in  $ISR_{\text{long}}$  triggering briefly. After 128  $\mu$ s, the capacitor voltage converges to smooth waveforms, and the converter then takes an additional 44  $\mu$ s to reach its new steady state condition, for a total settling time of  $t_{\text{settle}} = 172\mu s$  (approximately 12 switching cycles).

The above hardware waveforms demonstrate that the control loop can converge on the correct split-phase timing required for soft-charging in the case of 1) incorrect timing initialization, and 2) load perturbations, thereby allowing the converter to achieve soft-charging across a wide range of operating conditions.



Fig. 8: Experimental waveforms for the converter operating at 48 V input, 6 V output, and 5 A load current. The converter is initialized with a split-phase time  $t_a$ , which is shorter than that required for soft-charging. After control is enabled, the converter converges on smooth capacitor voltage waveforms.



Fig. 9: Experimental waveforms for the converter operating at 48 V input, 6 V output, and 5 A load current. The converter is initialized with a split-phase time  $t_a$ , which is longer than that required for soft-charging. After control is enabled, the converter converges on smooth capacitor voltage waveforms.



Fig. 10: System waveforms for a load step of 2.5 A to 7.5 A. The control takes 85.5  $\mu$ s to converge on soft-charged split-phase timing. The converter takes a total of 212  $\mu$ s (approximately 14 switching periods,  $T_{\rm sw}$ ) to settle to its new steady state condition.

#### IV. CONCLUSION

Certain Dickson converter variants require the use of splitphase switching to soft-charge all flying capacitors. While the split-phase timing can be calculated analytically, in practice this can be complex or inaccurate due to component tolerances and variable operating conditions. This paper discusses the design and validation of an active control circuitry which detects hard-charging events in the capacitor voltage waveforms and tunes the split-phase timing accordingly to achieve softcharging. The control was validated on an 8-to-1 resonant



Fig. 11: System waveforms for a load step of 7.5 A to 2.5 A. The control actively takes 128  $\mu$ s to converge on soft-charged split-phase timing. The converter takes a total of 172  $\mu$ s (approximately 12 switching periods,  $T_{\rm sw}$ ) to settle to its new steady state condition.

Dickson converter prototype, and was able to correctly detect improper split-phase timing and converge on soft-charging operating conditions. Furthermore, when operating under closedloop control, the converter was able to maintain soft-charging timing even under changing load conditions. This method can account for component value deviations in Class II capacitors or soft-saturation magnetics, and enables operation over a wider range of conditions. In addition, the technique can also be applied to a variety of converter topologies and operating modes, wherever hard-charging may occur.

#### References

- T. Lee, "Powering graphics processors from a 48-V bus," 2019. [Online]. Available: https://www.powerelectronictips.com/ powering-graphics-processors-from-a-48-V-bus/
- M. Power, "48V data center solutions," 2021. [Online]. Available: https://www.monolithicpower.com/en/products/ power-management/48v-data-center.html#48V\_Solution
- [3] Q. Ouyang, R. Samsi, and J. Zhou, "Increasing the power density and efficacy of datacenters using a two-stage solution for 48V power distribution," 2021. [Online]. Available: https://www.monolithicpower. com/increasing-the-power-density-and-efficacy-of-datacenters
- [4] Z. Ye, R. A. Abramson, T. Ge, and R. C. N. Pilawa-Podgurski, "Multiresonant switched-capacitor converter: Achieving high conversion ratio with reduced component number," *IEEE Open Journal of Power Electronics*, vol. 3, pp. 492–507, 2022.
- [5] Y. Li, X. Lyu, D. Cao, S. Jiang, and C. Nan, "A 98.55% Efficiency Switched-Tank Converter for Data Center Application," *IEEE Transactions on Industry Applications*, vol. 54, no. 6, pp. 6205–6222, 2018.
- [6] Y. Zhang, Q. Liu, Y. Gao, J. Li, and M. Sumner, "Hybrid switchedcapacitor/switched-quasi-z-source bidirectional dc–dc converter with a wide voltage gain range for hybrid energy sources evs," *IEEE Transactions on Industrial Electronics*, vol. 66, no. 4, pp. 2680–2690, 2019.
- [7] M. Ashourloo, V. R. Namburi, G. V. Piqué, J. Pigott, H. J. Bergveld, A. E. Sherif, and O. Trescases, "Decentralized Quasi-Fixed-Frequency Control of Multiphase Interleaved Hybrid Dickson Converters for Fault-Tolerant Automotive Applications," *IEEE Transactions on Power Electronics*, vol. 35, no. 7, pp. 7653–7663, 2020.
- [8] —, "An automotive-grade monolithic masterless fault-tolerant hybrid dickson dc-dc converter for 48-v multi-phase applications," *IEEE Journal of Solid-State Circuits*, vol. 56, no. 12, pp. 3608–3618, 2021.
- [9] J. W. Kwak and D. B. Ma, "An automotive-use dual-fsw-zone hybrid switching power converter with vo-jitter-immune spread-spectrum modulation," in ESSCIRC 2022- IEEE 48th European Solid State Circuits Conference (ESSCIRC), 2022, pp. 281–284.
- [10] M. E. Blackwell, S. Krishnan, N. M. Ellis, and R. C. Pilawa-Podgurski, "Direct 48 v to 6 v automotive hybrid switched-capacitor converter with reduced conducted emi," in 2022 IEEE 23rd Workshop on Control and Modeling for Power Electronics (COMPEL), 2022, pp. 1–8.
- [11] J. Dickson, "On-Chip High-Voltage Generation in MNOS Integrated Circuits Using an Improved Voltage Multiplier Technique," *Solid-State Circuits, IEEE Journal of*, vol. 11, no. 3, pp. 374–378, Jun 1976.
- [12] J.-T. Wu and K.-L. Chang, "MOS charge pumps for low-voltage operation," *Solid-State Circuits, IEEE Journal of*, vol. 33, no. 4, pp. 592–597, Apr. 1998.
- [13] Y. Lei, R. May, and R. Pilawa-Podgurski, "Split-Phase Control: Achieving Complete Soft-Charging Operation of a Dickson Switched-Capacitor Converter," *IEEE Transactions on Power Electronics*, vol. 31, no. 1, pp. 770–782, 2015.
- [14] Y. Lei, Z. Ye, and R. C. Pilawa-Podgurski, "A GaN-based 97% Efficient Hybrid Switched-Capacitor Converter with Lossless Regulation Capability," in 2015 IEEE Energy Conversion Congress and Exposition (ECCE). IEEE, 2015, pp. 4264–4270.
- [15] M. D. Seeman, "A design methodology for switched-capacitor dcdc converters," Ph.D. dissertation, EECS Department, University of California, Berkeley, May 2009. [Online]. Available: http://www.eecs. berkeley.edu/Pubs/TechRpts/2009/EECS-2009-78.html
- [16] Z. Ye, S. R. Sanders, and R. C. Pilawa-Podgurski, "Modeling and Comparison of Passive Component Volume of Hybrid Resonant Switched-Capacitor Converters," in 2019 20th Workshop on Control and Modeling for Power Electronics (COMPEL). IEEE, 2019, pp. 1–8.
- [17] R. Pilawa-Podgurski, D. Giuliano, and D. Perreault, "Merged twostage power converter architecture with soft-charging switched-capacitor energy transfer," in *Power Electronics Specialists Conference*, 2008. *PESC 2008. IEEE*, Jun. 2008, pp. 4008–4015.
- [18] R. C. N. Pilawa-Podgurski and D. J. Perreault, "Merged two-stage power converter with soft charging switched-capacitor stage in 180 nm cmos," *IEEE Journal of Solid-State Circuits*, vol. 47, no. 7, pp. 1557–1567, 2012.
- [19] R. Das, G.-S. Seo, and H.-P. Le, "Analysis of dual-inductor hybrid converters for extreme conversion ratios," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 9, no. 5, pp. 5249–5260, 2021.
- [20] G.-S. Seo, R. Das, and H.-P. Le, "Dual inductor hybrid converter for point-of-load voltage regulator modules," *IEEE Transactions on Industry Applications*, vol. 56, no. 1, pp. 367–377, 2020.

- [21] N. M. Ellis, R. A. Abramson, R. Mahony, and R. C. N. Pilawa-Podgurski, "The symmetric dual inductor hybrid (sdih) converter for direct 48v-to-pol conversion," *IEEE Transactions on Power Electronics*, pp. 1–13, 2023.
- [22] N. M. Ellis, H. B. Sambo, and R. C. Pilawa-Podgurski, "Closed-loop split-phase control applied to the symmetric dual inductor hybrid (sdih) converter," in 2023 IEEE 24th Workshop on Control and Modeling for Power Electronics (COMPEL), 2023.
- [23] S. Li, W. Shu, and S. Lu, "Voltage slope-based zero voltage switching detection method for wireless power transfer systems," *Electronics Letters*, vol. 54, no. 12, pp. 775–777, 2018. [Online]. Available: https://ietresearch.onlinelibrary.wiley.com/doi/abs/10.1049/el.2018.1130
- [24] L. Jiang and D. Costinett, "Voltage slope-sensing based zero voltage switching detection for 6.78 mhz wireless power transfer application," in 2019 IEEE Applied Power Electronics Conference and Exposition (APEC), 2019, pp. 678–682.