# UC Berkeley UC Berkeley Previously Published Works

# Title

A Combined Power Factor Correcting and Active Voltage Balancing Control Technique for Buck-Type AC/DC Grid-Tied Flying Capacitor Multilevel Converters

# Permalink

https://escholarship.org/uc/item/7zf8c8ms

## **Authors**

Bayliss, Roderick Sterndale, III Brooks, Nathan C Pilawa-Podgurski, Robert

## **Publication Date**

2021-07-01

# DOI

10.1109/COMPEL52896.2023.10221009

Peer reviewed



© 2023 IEEE

Proceedings of the 24th IEEE Workshop on Control and Modeling for Power Electronics (COMPEL 2023), Ann Arbor, Michigan, June 25-28, 2023

# A Combined Power Factor Correcting and Active Voltage Balancing Control Technique for Buck-Type AC/DC Grid-Tied Flying Capacitor Multilevel Converters

Roderick S. Bayliss III Nathan C. Brooks R. C. N. Pilawa-Podgurski

Personal use of this material is permitted. Permission from IEEE must be obtained for all other uses, in any current or future media, including reprinting/republishing this material for advertising or promotional purposes, creating new collective works, for resale or redistribution to servers or lists, or reuse of any copyrighted component of this work in other works.

# A Combined Power Factor Correcting and Active Voltage Balancing Control Technique for Buck-Type AC/DC Grid-Tied Flying Capacitor Multilevel Converters

Roderick S. Bayliss III, Nathan C. Brooks, Robert C. N. Pilawa-Podgurski Department of Electrical Engineering and Computer Sciences University of California, Berkeley Berkeley, CA 94720, U.S.A. Email: {rodbay, nathanbrooks, pilawa}@berkeley.edu

Abstract-Single-stage Power Factor Correction (PFC) ac-dc rectifiers open a pathway to achieve high power density and efficiency in grid-connected rectifier applications where the target dc voltage is lower than the peak ac voltage (e.g. data center power delivery, LED drivers). Typically in data center and similar applications, a two-stage solution employing a step-up ac-dc stage followed by a step-down dc-dc stage is employed to achieve grid to 48 V conversion. This approach suffers from the efficiency penalty of a cascade of power converters and typically lower power density due to the design of two separate power conversion stages. A single-stage, buck-type PFC rectifier where the output dc voltage is lower than the peak ac voltage circumvents these issues. This work analyzes and develops a single-stage bucktype PFC rectifier utilizing a six-level flying capacitor multilevel (FCML) converter with active flying capacitor voltage balancing and current control to achieve high power density rectification in a single-stage solution. This work is the first to achieve active balancing of capacitors combined with PFC operation in a stepdown FCML rectifier.

### I. INTRODUCTION

Data centers constitute a relatively large share of global energy usage and this share will likely increase in the coming years [1]. Data center power delivery requires rectification from the incoming mains and successive stages of downconversion to eventually reach the point of load (e.g. 1, 1.8, or 3.3 V). Conventionally, the rectification stage is implemented with a two-stage solution: the rectifier, which performs Power Factor Correction (PFC), boosts the mains voltage to an intermediate dc voltage higher than the peak of the line (e.g., 400 V for a  $240 \text{ V}_{rms}$  single-phase ac system) and a second dc-dc stage converts this voltage to a lower dc voltage (e.g., 48 V). As with all two-stage power conversion approaches, the overall system suffers a cascade of efficiency penalties and potentially lower power density due to the design of two separate power conversion stages.

One promising alternative to this conventional architecture is a single-stage conversion architecture [2]–[4]. This architecture directly converts the incoming mains down to a lower voltage (e.g., 48 V) in a single stage rather than increasing the incoming system voltage before subsequently stepping it down. If the power converter used to implement the ac-dc stage is buck-type (i.e. the converter does not operate when  $|V_{\rm ac}| < V_{\rm out}$ ), it will be unable to theoretically achieve unity power factor. However, as investigated in [5], extremely high power factors are able to be achieved for conduction angles that are large fractions of the line cycle.

Typically, power converters within the data center or telecom application spaces are held to stringent power density and efficiency standards. To meet these goals, the flying capacitor multilevel (FCML) converter [6] is a very promising topology. The flying capacitors enable a series-connected string of low voltage switches to evenly share the input voltage and thus the converter can employ high figure-of-merit switches. Additionally, the output filter inductor sees significantly reduced voltsecond stress, enabling large reductions in the magnetics size compared to a two-level converter. A schematic drawing of a six-level FCML converter with an input synchronous rectifier is shown in Fig. 1.

The ac-dc buck-type PFC application presents a unique challenge for FCML converter control. Since the input voltage of the converter is a rectified version of the grid voltage, the flying capacitors must track this voltage variation (i.e. continually maintain  $v_{Ck} = k \frac{v_{in}}{N-1}$  in order to evenly distribute the voltage stress on the series string of low-voltage switches. Most FCML converter designs employ a passive strategy for balancing the flying capacitor voltages. Typically, the switches in the converter are operated under symmetric phase-shifted PWM (PS-PWM). This modulation scheme uses the same duty cycle for all switching signals and maintains an even phase shift between each signal [6]. This approach relies on the natural circuit dynamics of the FCML converter, such as those investigated in [7]-[11], to converge the flying capacitors to their balanced distribution. Typically, these dynamics are too slow to track the twice-grid-frequency voltage variation. Remedies which sacrifice performance such as operating at an non-ideal switching frequency or choosing unoptimized passive component values have been utilized [4]. This work directly addresses the challenge of flying capacitor voltage tracking at the twice-line-frequency by employing an active



Fig. 1: Circuit diagram of an ac-dc PFC rectifier utilizing a six-level FCML converter with an input synchronous rectifier.  $C_{out}$  serves to buffer switching frequency ripple while  $C_{buf}$  performs twice-line frequency power buffering.

flying capacitor voltage balancing controller which works in tandem with the inductor current controller. With this control strategy, the switch voltage stress can be minimized and the inductor current can faithfully track the desired reference.

### II. CONTROL LAW

The derivation of the control law utilized in this work follows that of [12], [13]. However, this work, which operates the FCML converter as a step-down rectifier, requires that the flying capacitor voltages track a U.S. mains twice-linefrequency (120 Hz) large-signal reference and that the inductor current begins and ends at zero current every half-line cycle. These two features force the controller design to depart from these previous works to achieve a satisfactory solution. The controller for this application will be discussed after first analyzing the converter to generate a suitable plant model.

The FCML converter presents an inherent cross-coupling between the inductor current and the flying capacitor voltages. We utilize state space averaging [14] (denoting  $\langle x \rangle_0$  the average value of x over a switching period) to analyze the plant and develop a decoupled control law from the plant characteristics. The time-averaged capacitor current  $\langle i_{Ck} \rangle_0$ through each capacitor  $C_k$  can be expressed as a difference in duty ratios of the adjacent switching signals,  $q_k$ , applied to  $S_{kH}$  as in (2). Similarly, the average inductor current can be expressed as a function of switching signals as in (4).

$$C_k \frac{\mathrm{d}}{\mathrm{d}t} \langle v_{\mathrm{C}k} \rangle_0 = \langle i_{\mathrm{C}k} \rangle_0 = \langle (q_{k+1} - q_k) i_{\mathrm{L}} \rangle_0 \tag{1}$$

$$\approx \langle q_{k+1} - q_k \rangle_0 \langle i_L \rangle_0 = \Delta d_k \langle i_L \rangle_0 \qquad (2)$$

$$\langle v_{\rm L} \rangle_0 = \left\langle V_{\rm in} q_{\rm N-1} - v_{\rm out} - \sum_{k=1}^{N-2} (q_{k+1} - q_k) v_{\rm Ck} \right\rangle_0$$
(3)  
=  $L_{\rm out} \frac{\rm d}{{\rm d}t} \langle i_{\rm L} \rangle_0 \approx V_{\rm in} d_{\rm N-1} - \langle v_{\rm out} \rangle_0 - \sum_{k=1}^{N-2} \Delta d_k \langle v_{\rm Ck} \rangle_0$ (4)

Linearizing this model, denoting the small signal variables as  $\tilde{x}$  and quiescent operating variables as X (i.e.  $x = X + \tilde{x}$ ), about the quiescent point where all flying capacitors are balanced (i.e.  $v_{Ck} = k \frac{V_{in}}{N-1}$ ) and all quiescent duty cycles are equal (i.e., all  $\Delta D = 0$ ) yields:

$$C_k \frac{\mathrm{d}}{\mathrm{d}t} \langle \tilde{v}_{\mathrm{C}k} \rangle_0 = I_{\mathrm{L}} \Delta \tilde{d}_k \tag{5}$$

$$L_{\text{out}}\frac{\mathrm{d}}{\mathrm{d}t}\langle \tilde{i_{\text{L}}}\rangle_{0} = V_{\text{in}}\tilde{d}_{\text{N-1}} - \sum_{k=1}^{N-2}\frac{kV_{\text{in}}}{N-1}\Delta\tilde{d}_{k} - \langle \tilde{v}_{\text{out}}\rangle_{0}$$
(6)

Here it can be seen that the average flying capacitor voltages respond only to the differences in adjacent duty cycles while the average inductor current responds to a weighted sum of all duty cycles and the output voltage.

Given this plant model, one control design approach is to apply feedback linearization [15] to decouple the state variables. Feedback linearization simplifies control design by cancelling the inherent state variable cross-couplings, creating multiple Single-Input Single-Output (SISO) systems from the Multi-Input Multi-Output (MIMO) plant. After decoupling the state variables, a single pole integrator response can be chosen for the loop gain corresponding to each state variable. This control strategy results in the closed loop system for each state variable following a first-order, low-pass filter characteristic with a user-definable cutoff frequency. In the Laplace domain we arrive at:

$$\langle \tilde{v}_{Ck} \rangle_0(s) = \frac{I_L}{sC_k} \Delta \tilde{d}_k \tag{7}$$

$$\langle \tilde{i}_{\rm L} \rangle_0(s) = \frac{1}{sL_{\rm out}} \left( V_{\rm in} \tilde{d}_{\rm N-1} - \langle \tilde{v}_{\rm out} \rangle_0 - \sum_{k=1}^{N-2} \frac{kV_{\rm in}}{N-1} \Delta \tilde{d}_k \right)$$
(8)

Thus to make the loop gains of the flying capacitor voltage and inductor current systems to be  $\frac{\omega_C}{s}$  and  $\frac{\omega_L}{s}$ , respectively:

$$\Delta \tilde{d}_k = \frac{C_k \omega_{\rm C}}{I_{\rm L}} v_{{\rm C}k,{\rm error}} \tag{9}$$

$$\tilde{d}_{\text{N-1}} = \frac{1}{V_{\text{in}}} (\omega_{\text{L}} i_{\text{L,error}} + \langle \tilde{v}_{\text{out}} \rangle_0) + \sum_{k=1}^{N-2} \frac{k \Delta \tilde{d}_k}{N-1}$$
(10)

$$=\frac{1}{V_{\rm in}}(\omega_{\rm L}i_{\rm L,error}+\langle\tilde{v}_{\rm out}\rangle_0)+\mathbf{B}\vec{\Delta d}$$
(11)

The diagonal matrix **B** decouples the active balancer controller output from the inductor current loop where each entry in the k-th row is  $\frac{k}{N-1}$ . Selection of these duty cycles ideally yields  $v_{Ck} = \frac{\omega_C}{s} v_{Ck,error}$  and  $i_L = \frac{\omega_L}{s} i_{L,error}$ . Through simulation studies, bandwidths  $\omega_C$  and  $\omega_L$  were chosen to be  $3 \times 10^3$  and  $20 \times 10^3$  radians/second respectively. This control architecture is shown schematically in Fig. 2.

As discussed in [12], the desire to mitigate inaccuracies



Inductor Current Controller



Fig. 2: Block diagram for the implemented combined active flying capacitor voltage balancer and inductor controller for a six-level FCML converter. (a) Overall control structure. (b) Inductor current controller which includes both linearization terms and a PI controller. The  $\Delta$  block reconstructs the duty cycles from the  $d_5$  and  $\Delta d$  duties through the following formula:  $d_k = d_{k+1} - \Delta d_k$ . The **B** block scales the output of the active balancing controller such that the inductor current is unaffected by the active balancer controller as described in (11).

in the plant model and to increase resiliency to disturbances motivate the cascade of a PI controller with the (proportional) feedback linearizing controller described above, as can be seen in Fig. 2(b). In [12], it is recommended to design the PI controller such that the cascade of the PI controller and the feedback linearizing controller yields the same loop gain as the system only with a feedback linearizing controller. This design procedure maintains the same, single-pole response in the overall system as was designed for the feedback linearized plant. In this work, however, we introduce a constant scaling term  $\gamma$  in the design of the controller. In experiment, with  $\gamma = 1$  (i.e. that same controller design as in [12]) it was noticed that the inductor current waveform exhibited oscillations at a frequency of around 1 kHz. By reducing  $\gamma$  to 0.25, the zero frequency of the PI controller is reduced and a phase bump is obtained. This increased phase margin virtually eliminated the observed oscillations.

TABLE I: Circuit Parameters

| Component     | Description                  | Part Number         |
|---------------|------------------------------|---------------------|
| $S_{xL,H}$    | 100V, 1.8 m $\Omega$ eGaNFET | EPC2302             |
| $C_{\rm fly}$ | $4	imes 2.2 \ \mu { m F}$    | C5750X6S2W225K250KA |
| $L_{\rm out}$ | $10 \ \mu H$                 | IHLP6767GZER100M51  |
| $C_{\rm out}$ | 44 $\mu$ F                   | C5750C0G2J104J280KC |
| $C_{\rm buf}$ | 54 mF                        | 380LX183M063A082    |

### **III. EXPERIMENTAL RESULTS**

The aforementioned control structure was tested experimentally using a six-level hardware prototype (Fig. 3), operated at a switching frequency of 100 kHz (i.e., an effective inductor frequency of 500 kHz). The components associated with this hardware prototype are given in Table I. All converter control and switching signal generation was performed by one core of the C2000 F28379D digital signal processor (DSP). The flying capacitor voltages were delivered to the microcon-



Fig. 3: Photograph of the FCML converter hardware prototype. Circuit parameters are given in Table I.



Fig. 4: Measured input current. The measured input current achieves a power factor of 0.9697 with a phase shift of  $14.14^{\circ}$  as measured by a Keysight PA2201A power analyzer.

troller's onboard ADCs through an analog front end composed of a resistor divider followed by an AD8429 non-isolated instrumentation amplifier. The inductor current was measured through a ground referenced current sense resistor and LT1999 current sense amplifier. The experimental parameters are as follows:  $V_{ac} = 120 \text{ V}_{rms}$ ,  $V_{out} = 48 \text{ V}$  and  $R_{load} = 5.3 \Omega$ yielding an output power of 432 W. A cascaded second order generalized integrator (SOGI) architecture [16], [17] was used to generate the reconstructed and quadrature grid voltages for phase-locking.

Fig. 4 plots the measured converter input current and the measured high power factor of 0.969 reflects satisfactory power factor correction. Fig. 5 shows oscilloscope captures of the flying capacitor voltages while Fig. 6 shows the drain-source voltage stress applied across the switches. Through the developed active balancing control strategy, the flying capacitors are able to track the 120 Hz sinusoidal reference and limit the switch voltage stress.

Finally, Fig. 7 shows the harmonics of the input current plotted against the IEC61000-3-2 Class A limit. All harmonics except for the 17th harmonic pass the harmonic limit. Although these limits are strictly only applicable for equipment operated above 230  $V_{rms}$ , the result provides further validation



Fig. 5: Measured waveforms of the flying capacitor voltages. The lying capacitor voltages are able to track their reference values sufficiently fast to limit the peak switch voltage stress.



Fig. 6: Measured switch drain-source voltage stress for the operating conditions described in Section III. Ideally the peak switch drain-source voltage is  $V_{in}/(N-1)$  which is achieved when all flying capacitor voltages are at the balanced distribution. The peak drain to source voltage in this experiment was 44.5 V which is 31% higher than the ideal voltage.

of the low harmonic distortion and high power factors able to be obtained by the buck-type PFC approach.

### IV. CONCLUSION

This paper presents a buck-type Power Factor Correction (PFC) ac-dc converter employing a six-level FCML converter. To achieve adequate flying capacitor balancing, an active balancing control strategy was developed and deployed. It is confirmed through hardware validation that the flying capacitor voltages are able to track their ideal, balanced references sufficiently well and high power factor input current (> 0.969) is achieved. This work presents the first implementation of flying capacitor voltage active balancing in a buck-type PFC application, demonstrating excellent control performance.



Fig. 7: Measured input current harmonics reported by the Keysight Power Analyzer PA2201A. At an output power of 432 W, all harmonics pass except for the 17th harmonic (1.02 kHz) which is 4% over the limit. Note that the IEC61000-3-2 limits are strictly applicable only for equipment operated an an input voltage above 230  $V_{ac}$  however the comparison is reported here to convey the magnitude of the harmonics relative to industry standards.

#### REFERENCES

- [1] A. S. G. Andrae and T. Edler, "On Global Electricity Usage of Communication Technology: Trends to 2030," *Challenges*, vol. 6, no. 1, pp. 117–157, Jun. 2015. [Online]. Available: https://www.mdpi.com/2078-1547/6/1/117
- [2] H. Endo, T. Yamashita, and T. Sugiura, "A high-power-factor buck converter," in *PESC '92 Record. 23rd Annual IEEE Power Electronics Specialists Conference*, Jun. 1992, pp. 1071–1076 vol.2.
- [3] A. Nakajima, S. Motegi, and A. Maeda, "Comparison of the characteristics between buck and buck-boost high-power-factor converters with pulse-space-modulation," in *IECON'99. Conference Proceedings. 25th Annual Conference of the IEEE Industrial Electronics Society*, vol. 1. San Jose, CA, USA: IEEE, 1999, pp. 168–173.
- [4] E. Candan, N. C. Brooks, A. Stillwell, R. A. Abramson, J. Strydom, and R. C. N. Pilawa-Podgurski, "A Six-Level Flying Capacitor Multilevel Converter for Single-Phase Buck-Type Power Factor Correction," *IEEE Transactions on Power Electronics*, vol. 37, no. 6, pp. 6335–6348, Jun. 2022.
- [5] M. Chen, S. Chakraborty, and D. J. Perreault, "Multitrack Power Factor Correction Architecture," *IEEE Transactions on Power Electronics*, vol. 34, no. 3, pp. 2454–2466, Mar. 2019.
- [6] T. A. Meynard and H. Foch, "Multi-level conversion: high voltage choppers and voltage-source inverters," in *PESC '92 Record. 23rd Annual IEEE Power Electronics Specialists Conference*, Jun. 1992, pp. 397–403 vol.1.
- [7] R. S. Bayliss, N. C. Brooks, and R. C. N. Pilawa-Podgurski, "On the Role of Switch Output Capacitance on Passive Balancing within the Flying Capacitor Multilevel Converter," in 2022 IEEE 23rd Workshop on Control and Modeling for Power Electronics (COMPEL), Jun. 2022, pp. 1–6.
- [8] N. C. Brooks, R. K. Iyer, R. S. Bayliss, and R. C. N. Pilawa-Podgurski, "Fundamental State-Space Modeling Methodology for the Flying Capacitor Multilevel Converter," in 2022 IEEE 23rd Workshop

on Control and Modeling for Power Electronics (COMPEL), Jun. 2022, pp. 1–7.

- [9] T. Meynard, M. Fadel, and N. Aouda, "Modeling of multilevel converters," *IEEE Transactions on Industrial Electronics*, vol. 44, no. 3, pp. 356–364, Jun. 1997.
- [10] Z. Ye, Y. Lei, Z. Liao, and R. C. N. Pilawa-Podgurski, "Investigation of Capacitor Voltage Balancing in Practical Implementations of Flying Capacitor Multilevel Converters," *IEEE Transactions on Power Electronics*, pp. 1–1, 2021.
- [11] B. P. McGrath and D. G. Holmes, "Analytical Modelling of Voltage Balance Dynamics for a Flying Capacitor Multilevel Converter," *IEEE Transactions on Power Electronics*, vol. 23, no. 2, pp. 543–550, Mar. 2008.
- [12] O. Tachon, M. Fadel, and T. Meynard, "Control of Series Multicell Converters by Linear State Feedback Decoupling," *7th European Conference on Power Electronics and Applications EPE'* 97, pp. 588–593, Sep. 1997.
- [13] R. K. Iyer, I. Z. Petric, R. S. Bayliss, N. C. Brooks, and R. C. N. Pilawa-Podgurski, "A High-Bandwidth Parallel Active Balancing Controller for Current-Controlled Flying Capacitor Multilevel Converters," in 2023 IEEE Applied Power Electronics Conference and Exposition (APEC), Mar. 2023, pp. 775–781.
- [14] R. D. Middlebrook and S. Cuk, "A general unified approach to modelling switching-converter power stages," in 1976 IEEE Power Electronics Specialists Conference, Jun. 1976, pp. 18–34.
- [15] J.-J. E. Slotine and W. Li, *Applied Nonlinear Control*. Prentice Hall, 1991.
- [16] M. Ciobotaru, R. Teodorescu, and F. Blaabjerg, "A new single-phase PLL structure based on second order generalized integrator," in 2006 37th IEEE Power Electronics Specialists Conference, Jun. 2006, pp. 1– 6.
- [17] M. Xie, H. Wen, C. Zhu, and Y. Yang, "DC Offset Rejection Improvement in Single-Phase SOGI-PLL Algorithms: Methods Review and Experimental Evaluation," *IEEE Access*, vol. 5, pp. 12 810–12 819, 2017.